DocumentCode :
902224
Title :
Design of PLL-based clock generation circuits
Author :
Jeong, Deog-Kyoon ; Borriello, Gaetano ; Hodges, David A. ; Katz, Andrandy H.
Volume :
22
Issue :
2
fYear :
1987
fDate :
4/1/1987 12:00:00 AM
Firstpage :
255
Lastpage :
261
Abstract :
The design of clock generation circuitry being used as a part of a high-performance microprocessor chip set is described. A self-calibrating tapped delay line is used to generate four nonoverlapping clock phases of a system clock. A charge-pump phase-locked loop (PLL) calibrates the delay per stage of the delay line. Using this technique, it is possible to obtain an accurate phase relationship between the off-chip reference clock and the internal clock signals. Experimental results show that required timing relations can be obtained with less than 2-ns clock skew for frequencies from 1 to 18 MHz.
Keywords :
CMOS integrated circuits; Clocks; Digital integrated circuits; Phase-locked loops; Pulse generators; Synchronisation; clocks; digital integrated circuits; phase-locked loops; pulse generators; synchronisation; Central Processing Unit; Charge pumps; Circuits; Clocks; Communication system control; Delay lines; Frequency; Phase locked loops; Timing; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052710
Filename :
1052710
Link To Document :
بازگشت