DocumentCode :
902539
Title :
A 2.5-ns, 40-mW, 4×4 GaAs multiplier in two´s complement mode
Author :
Delhaye, Etienne ; Rocher, Christian ; Baelde, Jean-Claude ; Gibereau, Jean-Michel ; Rocchi, Marc
Volume :
22
Issue :
3
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
409
Lastpage :
414
Abstract :
The design, fabrication, and testing of a very fast GaAs 4×4 parallel multiplier based on the modified Booth´s algorithm are described. The multiplier includes novel transfer logic cells and is the first high-performance GaAs two´s-complement multiplier. The circuit, fabricated with 1-μm aligned process, exhibits a multiplication time of 2.5 ns (typical 2.7 ns) on the critical path, with a 40-mW power consumption. Per gate the average delay is 120 ps, at 0.2-mW dissipation.
Keywords :
Digital arithmetic; Field effect integrated circuits; Gallium arsenide; III-V semiconductors; Integrated logic circuits; Multiplying circuits; Parallel processing; digital arithmetic; field effect integrated circuits; gallium arsenide; integrated logic circuits; multiplying circuits; parallel processing; Costs; Encoding; Frequency conversion; Gallium arsenide; Leakage current; Logic; MESFET circuits; Multiplexing; Signal generators; Switches;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052740
Filename :
1052740
Link To Document :
بازگشت