Title :
An expression for the propagation delay of a differential split-level (DSL) CMOS logic gate
Author :
Sheridan, P. ; Huizer, C.M.
fDate :
6/1/1987 12:00:00 AM
Abstract :
The propagation delay of logic circuits are usually predicted with complex and time-consuming simulation programs. However, based on static analysis techniques, an expression for the propagation delay of a differential split-level CMOS logic gate has been derived. Variables in the expression are functions of geometrical, electrical, and technological parameters. Propagation delays calculated with this expression correspond to those obtained using simulation programs.
Keywords :
CMOS integrated circuits; Delays; Integrated logic circuits; Logic gates; delays; integrated logic circuits; logic gates; CMOS logic circuits; Cadmium compounds; Capacitance; DSL; Infrared detectors; Logic gates; Predictive models; Propagation delay; Switches; Voltage control;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1987.1052750