DocumentCode :
902659
Title :
An expression for the propagation delay of a differential split-level (DSL) CMOS logic gate
Author :
Sheridan, P. ; Huizer, C.M.
Volume :
22
Issue :
3
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
457
Lastpage :
459
Abstract :
The propagation delay of logic circuits are usually predicted with complex and time-consuming simulation programs. However, based on static analysis techniques, an expression for the propagation delay of a differential split-level CMOS logic gate has been derived. Variables in the expression are functions of geometrical, electrical, and technological parameters. Propagation delays calculated with this expression correspond to those obtained using simulation programs.
Keywords :
CMOS integrated circuits; Delays; Integrated logic circuits; Logic gates; delays; integrated logic circuits; logic gates; CMOS logic circuits; Cadmium compounds; Capacitance; DSL; Infrared detectors; Logic gates; Predictive models; Propagation delay; Switches; Voltage control;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052750
Filename :
1052750
Link To Document :
بازگشت