Title :
A CMOS DRAM controller chip implementation
Author :
Poon, T.C. ; Kerestes, M. ; Fischer, R.F. ; Sampson, G.P. ; Hwang, Su-Jen ; Yang, W.J. ; Willis, M.L.
fDate :
6/1/1987 12:00:00 AM
Abstract :
A DRAM controller which handles up to 128 1-Mb DRAM chips has been developed based on the WE 32100 32-bit microsystem. Fabricated with a 1.5 μm twin-tub CMOS technology, nominal DRC devices operate at an internal clock rate of 36 MHz. High circuit speed was achieved by the use of clock-skew minimization techniques to limit clock signal variations to within 3.0 ns throughout the chip, and a modified standard-cell approach called gate-matrix custom cells. The chip implementation process was completed in less than four months and error-free silicon was obtained from the first mask set.
Keywords :
CMOS integrated circuits; Computer interfaces; Integrated memory circuits; Random-access storage; Storage management chips; computer interfaces; integrated memory circuits; random-access storage; storage management chips; CMOS technology; Clocks; Logic devices; MOSFETs; Programmable logic arrays; Random access memory; Solid state circuit design; Solid state circuits; Space technology; Very large scale integration;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1987.1052756