DocumentCode :
903164
Title :
An experimental 1-Mbit BiCMOS DRAM
Author :
Kitsukawa, Goro ; Hori, Ryoichi ; Kawajiri, Yoshiki ; Watanabe, Takao ; Kawahara, Takayuki ; Itoh, Kiyoo ; Kobayashi, Yutaka ; Oohayashi, Masayuki ; Asayama, Kyoichiro ; Ikeda, Takahide ; Kawamoto, Hiroshi
Volume :
22
Issue :
5
fYear :
1987
fDate :
10/1/1987 12:00:00 AM
Firstpage :
657
Lastpage :
662
Abstract :
Three developments are proposed for high-performance DRAMs: a bipolar complementary MOS (BiCMOS) DRAM device structure featuring high soft-error immunity due to a p/SUP +/ buried layer; a high-speed circuit configuration of eight NMOS subarrays combined with BiCMOS peripheral drivers and BiCMOS data output circuitry; and BiCMOS voltage and current limiters lowering power dissipation as well as peak current. A 1.3 μm 1-Mb DRAM is designed and fabricated to verify the usefulness of these BiCMOS DRAM technologies. Features of this chip include a typical access time of 32 ns, a typical power dissipation of 450 mW at a 60-ns cycle time, and chip size of 5.0×14.9 mm/SUP 2/.
Keywords :
Integrated memory circuits; Monolithic integrated circuits; Random-access storage; integrated memory circuits; monolithic integrated circuits; random-access storage; BiCMOS integrated circuits; Bipolar transistors; Current limiters; Driver circuits; Error analysis; Fabrication; Laboratories; Power dissipation; Random access memory; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052796
Filename :
1052796
Link To Document :
بازگشت