Title : 
High-speed operation of upward-injecting transistors by reducing the stored charge
         
        
        
        
        
        
            fDate : 
10/1/1987 12:00:00 AM
         
        
        
        
            Abstract : 
Inverter gates using upward-injecting transistors have been operated with gate delays below 0.4 ns. This fast operation has been achieved by using a resistor in place of the usual p-n-p transistor in merged transistor logic/integrated injection logic (MTL/I/SUP 2/L) gates, to increase pull-up current while reducing capacitance. Capacitance is further reduced by eliminating the lightly doped epi region of the buried emitter and by using self-alignment techniques to reduce junction areas, but without resorting to the special processing needed to provide oxide isolation between the external base and the emitter.
         
        
            Keywords : 
Bipolar integrated circuits; Integrated injection logic; Integrated logic circuits; Logic gates; bipolar integrated circuits; integrated injection logic; integrated logic circuits; logic gates; Adders; CMOS logic circuits; CMOS technology; Clocks; Delay; P-n junctions; Parasitic capacitance; Resistors; Signal processing; Very large scale integration;
         
        
        
            Journal_Title : 
Solid-State Circuits, IEEE Journal of
         
        
        
        
        
            DOI : 
10.1109/JSSC.1987.1052832