Title :
Comparison of two-phase latch configurations for pipelined processors in MOS VLSI: case study: a CMOS systolic multiplier
Author_Institution :
Dept. of Eng., Warwick Univ., Coventry, UK
fDate :
8/1/1990 12:00:00 AM
Abstract :
It is shown that for bit-level pipelined processors whose elements require no precharge phase, pipelining with master-slave latches gives a theoretical maximum throughput of nearly twice that of the Mead-Conway alternating phase arrangement. A comparison is made between area and power requirements as a function of clock rate, both in general terms and with reference to a design example; a pipelined multiplier implemented as a bit-level systolic array
Keywords :
CMOS integrated circuits; VLSI; cellular arrays; digital signal processing chips; multiplying circuits; pipeline processing; CMOS systolic multiplier; area requirements; clock rate; maximum throughput; pipelined processors; power requirements; two-phase latch configurations;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G