Title :
Computation of prime factor DFT and DHT/DCCT algorithms using cyclic and skew-cyclic bit-serial semisystolic IC convolvers
Author :
Gudvangen, S. ; Holt, A.G.J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Newcastle upon Tyne Univ., UK
fDate :
10/1/1990 12:00:00 AM
Abstract :
The authors present the results of a study of the use of cyclic and skew-cyclic convolvers for the evaluation of the subspace discrete Fourier transforms (DFT) and discrete Hartley transform (DHT) modules resulting from a prime factor decomposition of the DFT and the DHT/discrete cas-cas transform (DCCT), respectively. The method of Rader (1968) is employed to convert the subspace DFT/DHT modules into cyclic convolutions (CCs). These are further dissected into CCs and skew-cyclic convolutions (SCCs), respectively, of length 1/2(NI-1), where Ni is the DFT/DHT module length in the ith stage. That allows both real and complex DFT modules, as well as DHT modules, to be computed with the same convolver structure, by a simple reconfiguration of a recombination stage. A family of VLSI building block processors (BBPs) with pipelined bit-serial arithmetic is proposed. All inner products are computed in parallel within each BBP, resulting in a throughput rate inversely proportional to 1/2(Ni+1)
Keywords :
VLSI; application specific integrated circuits; digital arithmetic; fast Fourier transforms; microprocessor chips; pipeline processing; transforms; virtual machines; ASIC; Rader method; VLSI building block processors; array machine; cyclic bit-serial semisystolic IC convolvers; discrete Fourier transforms; discrete Hartley transform; discrete cas-cas transform; multiplexed pipelined machine; pipelined bit-serial arithmetic; prime factor decomposition; recombination stage; simple reconfiguration; skew-cyclic bit-serial semisystolic IC convolvers; subspace evaluation; throughput rate;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G