DocumentCode :
908291
Title :
Efficient systolic high speed architectures for delayed multipath two-dimensional FIR and IIR digital filtering
Author :
Kwan, H.K. ; Tsim, M.T.
Author_Institution :
Dept. of Electr. Eng., Windsor Univ., Ont., Canada
Volume :
137
Issue :
6
fYear :
1990
fDate :
12/1/1990 12:00:00 AM
Firstpage :
413
Lastpage :
423
Abstract :
Two novel efficient block-level systolic architectures for the high speed realisation of delayed multipath two-dimensional FIR and IIR digital filters are presented. With the new transformation method presented, an extra loop delay is allowed in the recursive part of the multipath structure of an IIR digital filter. Two methods for the stabilisation of the transformation method are also introduced. The resultant block-level systolic structures remove the global communication requirements, which further increases the efficiency of the final realisation
Keywords :
network synthesis; systolic arrays; two-dimensional digital filters; FIR digital filters; IIR digital filters; delayed multipath; efficient block-level systolic architectures; high speed realisation; loop delay; multipath structure; recursive loop; recursive part; stabilisation; transformation method;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0956-3768
Type :
jour
Filename :
217125
Link To Document :
بازگشت