Title :
Re-evaluation of the benefits of postoxidation annealing on sub-100 /spl Aring/ gate oxide quality
Author :
Ajuria, Sergio A. ; Maiti, Bikas ; Tobin, Philip J. ; Mele, Thomas C.
Author_Institution :
Semicond Technol. Lab., Motorola Inc., Austin, TX, USA
fDate :
6/1/1996 12:00:00 AM
Abstract :
The effects of postoxidation annealing (POA) on thin gate oxide quality are evaluated in two different MOS integration schemes. One scheme involves a high temperature backend step consisting of a 20-s 1065/spl deg/C rapid thermal anneal after gate polysilicon deposition. The second involves a much lower temperature backend step consisting of a 20-s 800-850/spl deg/C rapid thermal anneal. It is demonstrated that although the POA significantly improves dielectric properties such as charge to breakdown and interface hardness at very low backend temperatures, it does little to improve such properties at high backend temperatures. Given that typical semiconductor processes often include thermal steps that exceed gate oxidation temperatures, it may be possible to eliminate POA with no adverse effects. Eliminating POA can in turn reduce processing time and further reduce total thermal budget.
Keywords :
MOS capacitors; MOS integrated circuits; dielectric properties; dielectric thin films; electric breakdown; electron traps; hardness; integrated circuit technology; rapid thermal annealing; 100 A; 1065 C; 20 s; 800 to 850 C; MOS integration schemes; RTA; Si-SiO/sub 2/; charge to breakdown; dielectric properties; gate oxide quality; gate polysilicon deposition; high temperature backend step; interface hardness; postoxidation annealing; rapid thermal anneal; thin gate oxide; Dielectric substrates; Electron traps; MOS capacitors; MOSFET circuits; Oxidation; Rapid thermal annealing; Rapid thermal processing; Silicon; Temperature; Voltage;
Journal_Title :
Electron Device Letters, IEEE