Title :
A methodology for measuring the gate-drain capacitance of CMOS devices
Author_Institution :
Tech. Univ. Nova Scotia, Halifax, NS, Canada
fDate :
6/1/1996 12:00:00 AM
Abstract :
In this paper, the author presents a new methodology for measuring the gate drain capacitance of CMOS devices using an accelerated dc measurement scheme. The gate-drain capacitance was measured using a floating gate MOS transistor, i.e., an MOS transistor with an additional capacitor placed in series with the gate oxide capacitance. This was implemented within a standard p-well CMOS process using two matched transistors. The top capacitance couples charge onto the gate oxide capacitor and the gate-drain capacitor. The amount of coupling is determined by the ratio of these two capacitors.
Keywords :
MOSFET; capacitance measurement; characteristics measurement; CMOS devices; accelerated dc measurement scheme; floating gate MOS transistor; gate oxide capacitor; gate-drain capacitance; matched transistors; standard p-well CMOS process; Acceleration; CMOS process; Capacitance measurement; Frequency measurement; MOS capacitors; MOSFETs; Parasitic capacitance; Radiofrequency amplifiers; Testing; Voltage;
Journal_Title :
Electron Device Letters, IEEE