Title :
Behavioural description and VLSI verification
Author_Institution :
University of Edinburgh, Computer Science Department, Edinburgh, UK
fDate :
6/1/1986 12:00:00 AM
Abstract :
Validation of VLSI design correctness by formal proof is an alternative to the traditional approach which utilises simulation. Formal verification requires the description of the behavior of designs and design specifications, resulting in the development of behavioural description languages. These differ from inherently structural hardware description languages (HDLs) in that they not only allow behaviour and structure to be described, they also support formal behavioural analysis using mathematical techniques. Necessary features of a behavioural description language are presented and the application of this language to VLSI description, design and verification is illustrated.
Keywords :
VLSI; circuit CAD; VLSI verification; behavior; design correctness; formal behavioural analysis;
Journal_Title :
Solid-State and Electron Devices, IEE Proceedings I
DOI :
10.1049/ip-i-1.1986.0020