DocumentCode
911005
Title
A CMOS 10-gb/s power-efficient 4-PAM transmitter
Author
Farzan, Kamran ; Johns, David A.
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Toronto, Ont., Canada
Volume
39
Issue
3
fYear
2004
fDate
3/1/2004 12:00:00 AM
Firstpage
529
Lastpage
532
Abstract
A novel power-efficient architecture for a multilevel pulse amplitude modulation (PAM) transmitter is proposed. A data-look-ahead technique is used to pre-switch the current sources so that drive current is reduced when transmitting small voltage levels. This technique also eliminates the need for a pre-driver block, which also saves transmitter power. Based on this architecture, a 4-PAM transmitter is designed in 0.18-μm standard digital CMOS technology. The transmitter achieves 3.5 GS/s (7 Gb/s) with a 1.7-V supply and 5 GS/s (10 Gb/s) with a 2-V supply and it occupies an area of 0.16 mm2. The output driver and the entire transmitter consume only 11.25 and 66 mW at 7 Gb/s (20 and 121 mW at 10 Gb/s), respectively, which are the lowest reported powers at this speed.
Keywords
CMOS integrated circuits; low-power electronics; pulse amplitude modulation; radio transmitters; 1.7 V; 10 Gbit/s; 11.25 mW; 121 mW; 2 V; 20 mW; 66 mW; 7 Gbit/s; current sources pre-switching; data-look-ahead technique; digital CMOS technology; multilevel pulse amplitude modulation transmitter; power consumption; power-efficient architecture; pre-driver block; Amplitude modulation; CMOS technology; Computer architecture; Driver circuits; Intersymbol interference; Power dissipation; Pulse modulation; Tail; Transmitters; Voltage;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.2003.822898
Filename
1269931
Link To Document