DocumentCode :
911083
Title :
On path selection in combinational logic circuits
Author :
Li, Wing-Ning ; Reddy, Sudhakar M. ; Sahni, Sartaj K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
Volume :
8
Issue :
1
fYear :
1989
fDate :
1/1/1989 12:00:00 AM
Firstpage :
56
Lastpage :
63
Abstract :
In order to ascertain correct operation of digital logic circuits it is necessary to verify correct functional operation as well as correct operation at desired clock rates. To ascertain correct operation at desired clock rates, it is verified that signal propagation delays along a set of selected paths fall within allowed limits by applying appropriate stimuli. It has previously been suggested that an appropriate set of paths to test would be the one that includes at least one path, with maximum modeled delay, for each circuit lead or gate input. Here, algorithms to select such sets of paths with minimum cardinality are given
Keywords :
combinatorial circuits; logic testing; clock rate operation; combinational logic circuits; digital logic circuits; minimum cardinality path set; path selection; polynomial time algorithm; signal propagation delays; testing; Circuit testing; Cities and towns; Clocks; Combinational circuits; Contracts; Costs; Instruments; Logic circuits; Propagation delay; Terminology;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.21819
Filename :
21819
Link To Document :
بازگشت