DocumentCode :
912274
Title :
Signal Delay in RC Tree Networks
Author :
Rubinstein, Jorge ; Penfield, Paul, Jr. ; Horowitz, Mark A.
Author_Institution :
Digital Equipment Corporation, Hudson, MA, USA
Volume :
2
Issue :
3
fYear :
1983
fDate :
7/1/1983 12:00:00 AM
Firstpage :
202
Lastpage :
211
Abstract :
In MOS integrated circuits, signals may propagate between stages with fanout. The exact calculation of signal delay through such networks is difficult. However, upper and lower bounds for delay that are computationally simple are presented in this paper. The results can be used 1) to bound the delay, given the signal threshold, or 2) to bound the signal voltage, given a delay time, or 3) certify that a circuit is "fast enough," given both the maximum delay and the voltage threshold.
Keywords :
Delay effects; Intelligent networks; Linear approximation; Logic circuits; MOS integrated circuits; Parasitic capacitance; Pulse inverters; Threshold voltage; Video recording; Wiring;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1983.1270037
Filename :
1270037
Link To Document :
بازگشت