DocumentCode :
912691
Title :
Processing Enhanced SEU Tolerance in High Density SRAMs
Author :
Fu, J.S. ; Lee, K.H. ; Koga, R. ; Kolanski, W.A. ; Weaver, H.T. ; Browning, J.S.
Author_Institution :
Sandia National Laboratories P. O. Box 5800 Albuquerque, NM 87185
Volume :
34
Issue :
6
fYear :
1987
Firstpage :
1322
Lastpage :
1325
Abstract :
We report theoretical calculations and experimental verification of an increase in memory cell SEU tolerance when Sandia´s 2¿m-technology 16K SRAMs are fabricated with a radiation-hardened 1-¿m CMOS process. An advanced 2D transient transport-plus-circuit simulator has been employed to calculate the differential contributions from each of the vertical dimensional changes in the transition from the 2-¿m process to the 1-¿m process. Error cross-section data, performed at the Berkeley cyclotron, on the first such device lot indicate that total improvement in threshold LET is a factor of 2 or better. A saturation phenomenon associated with the high-LET events is described and physical mechanisms responsible for the saturation are discussed.
Keywords :
CMOS process; Capacitance; Contracts; Cyclotrons; Doping; Geometry; Laboratories; Random access memory; Substrates; Temperature;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1987.4337473
Filename :
4337473
Link To Document :
بازگشت