DocumentCode :
912741
Title :
Cellular arrays for the parallel implementation of binary error-correcting codes
Author :
Levitt, Karl N. ; Kautz, William H.
Volume :
15
Issue :
5
fYear :
1969
fDate :
9/1/1969 12:00:00 AM
Firstpage :
597
Lastpage :
607
Abstract :
A cellular array is a logical network of identical or almost identical cells, each of which contains a small amount of logic and storage, and, except for a few buses to the edge of the array, is connected only to its immediate neighbors. The cellular approach offers special advantages for realization by the forthcoming large-scale-integrated (LSI) technology. Such arrays are shown to be applicable for the encoding and decoding of binary error-correcting codes, and also for identifying the possibilities of tradeoffs between decoding time and equipment complexity. Arrays are presented for the decoding of single errors, burst errors, and erasures; the decoding of erasures is accomplished by the equation-solution approach, and it is shown for several code families that the Gauss elimination procedure is not required.
Keywords :
Cellular logic arrays; Error-correcting codes; Ash; Cellular networks; Convolutional codes; Decoding; Equations; Error correction codes; Information theory; Large scale integration; Logic arrays; Logic circuits;
fLanguage :
English
Journal_Title :
Information Theory, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9448
Type :
jour
DOI :
10.1109/TIT.1969.1054347
Filename :
1054347
Link To Document :
بازگشت