Title :
Global Routing for Gate Array
Author :
Li, Jeong-Tyng ; Marek-Sadowska, Malgorzata
Author_Institution :
AT&T Bell Laboratories, Murray Hill, NJ, USA
fDate :
10/1/1984 12:00:00 AM
Abstract :
We propose a new approach to the global routing of gate arrays. The method can handle any channel capacities and pin distributions on the chip. The global router first finds unique routes, then pushes connections to the periphery. As outer wiring capacity is consumed, the routing continues inward, connecting pins and making global cell assignments for nets by a centrifugal layering process. The goal is to avoid congestion in the center of the chip, a common problem with conventional methods.
Keywords :
Channel capacity; Integrated circuit interconnections; Joining processes; Logic arrays; Logic functions; Phased arrays; Pins; Routing; Wire; Wiring;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.1984.1270088