DocumentCode
912960
Title
Applicability of a Subset of Ada as an Algorithmic Hardware Description Language for Graph-Based Hardware Compilation
Author
Girczyc, Emil F. ; Buhr, Ray J A ; Knight, John P.
Author_Institution
Department of Electronics, Carleton University, Ottawa, Ont., Canada
Volume
4
Issue
2
fYear
1985
fDate
4/1/1985 12:00:00 AM
Firstpage
134
Lastpage
142
Abstract
The requirements of an algorithmic level hardware description language can be met by a software language with only limited feature enhancement. This paper discusses the feasibility of using a subset of Ada as a hardware description language. Methods are presented for realizing the extra features required for hardware description within the syntax of Ada. This allows the compiled Ada program to act as a functional simulator. Our particular context for hardware description is as a source language for a hardware compiler. Rules are presented for translating a circuit described in the Ada subset onto a control/data-flow graph (CDFG), our intermediate level form.
Keywords
Analytical models; Circuit simulation; Electrons; Geometry; Hardware design languages; MOSFET circuits; Silicon compiler; Software algorithms; Solid modeling; Very large scale integration;
fLanguage
English
Journal_Title
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher
ieee
ISSN
0278-0070
Type
jour
DOI
10.1109/TCAD.1985.1270106
Filename
1270106
Link To Document