DocumentCode :
913178
Title :
Design of Testable CMOS Logic Circuits Under Arbitrary Delays
Author :
Jha, Niraj K. ; Abraham, Jacob A.
Author_Institution :
Computer Systems Group. Coordinated Science Laboratory, University of Illinois, Urbana, IL, USA
Volume :
4
Issue :
3
fYear :
1985
fDate :
7/1/1985 12:00:00 AM
Firstpage :
264
Lastpage :
269
Abstract :
The sequential behavior of CMOS logic circuits in the presence of stuck-open faults requires that an initialization input followed by a test input be applied to detect such a fault. However, a test set based on the assumption that delays through all gates and interconnections are zero, can be invalidated in the presence of arbitrary delays in the circuit. In this paper, we will present a necessary and sufficient condition for the existence of a test set, which cannot be invalidated under arbitrary delays, for an AND-OR or OR-AND CMOS realization for any given function. We will also introduce a Hybrid CMOS realization which, for any given function, is guaranteed to have a valid test set under arbitrary delays.
Keywords :
CMOS logic circuits; Circuit faults; Circuit testing; Delay; Electrical fault detection; Fault detection; Integrated circuit interconnections; Logic testing; Sequential analysis; Sufficient conditions;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1985.1270122
Filename :
1270122
Link To Document :
بازگشت