DocumentCode :
913825
Title :
VLSI Yield Prediction and Estimation: A Unified Framework
Author :
Maly, Wojciech ; Strojwas, Andrzej J. ; Director, Stephen W.
Author_Institution :
Department of Electrical and Computer Engineering, Carnegie-Mellon University, Pittsburgh, PA, USA
Volume :
5
Issue :
1
fYear :
1986
fDate :
1/1/1986 12:00:00 AM
Firstpage :
114
Lastpage :
130
Abstract :
In this paper we present a unified framework for prediction and estimation of the manufacturing yield of VLSI circuits. We formally introduce a number of yield measures that are useful both during the design process and during the manufacturing process. This framework is general enough to bridge the gap between the traditional concepts of parametric and catastrophic yield. We provide a classification of causes of yield loss which is essential for efficient yield estimation. Finally, we relate yield to manufacturing costs which provides a common denominator for the discussion of the manufacturing process efficiency.
Keywords :
Computer aided manufacturing; Costs; Fabrication; Integrated circuit yield; Manufacturing processes; Optimization methods; Process design; Pulp manufacturing; Very large scale integration; Yield estimation;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1986.1270182
Filename :
1270182
Link To Document :
بازگشت