DocumentCode :
915053
Title :
Pad Assignment for Power Nets in VLSI Circuits
Author :
Marek-Sadowska, Malgorzata
Author_Institution :
Electronics Research Laboratory, University of California, Berkeley, CA, USA
Volume :
6
Issue :
4
fYear :
1987
fDate :
7/1/1987 12:00:00 AM
Firstpage :
550
Lastpage :
560
Abstract :
This paper deals with the problem of single layer routing of power nets in building-block-style layout. It is assumed that power-supplying terminals are placed on the boundary of the chip and that each module within the chip has to be supplied by two or three different sources. The problem considered here is how to assign the power pads on the boundary of the chip so that their number is minimum while maintaining the planar routability of the power nets.
Keywords :
Atherosclerosis; Conductivity; Current density; Integrated circuit layout; Microelectronics; Pins; Power supplies; Routing; Very large scale integration; Voltage;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270302
Filename :
1270302
Link To Document :
بازگشت