Title :
On Delay Fault Testing in Logic Circuits
Author :
Lin, Chin Jen ; Reddy, Sudhakar M.
Author_Institution :
Department of Electrical and Computer Engineering, University of Iowa, Iowa City, IA, USA
fDate :
9/1/1987 12:00:00 AM
Abstract :
Correct operation of a logic circuit requires propagation delays of all paths in the circuit to be smaller than the intended "clock interval." Random or deterministic tests, conducted at the normal clocking rate, can be used to insure that path delays in manufactured circuits meet the specifications. Algorithms, based on a five-valued logic system, to accurately calculate the detection probability of path delay faults by random delay tests as well as to derive deterministic tests to detect path delay faults are proposed. The results can be used to determine the test length for a desired confidence level in testing a path fault when random tests are used, and to generate a test set for a list of delay faults when deterministic tests are used.
Keywords :
Circuit faults; Circuit testing; Clocks; Electrical fault detection; Fault detection; Logic circuits; Logic testing; Manufacturing; Propagation delay; System testing;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.1987.1270315