DocumentCode :
915321
Title :
Concurrent Hierarchical Fault Simulation: A Performance Model and Two Optimizations
Author :
Rogers, William A. ; Guzolek, John F. ; Abraham, Jacob A.
Author_Institution :
Department of Electrical and Computer Engineering, University of Texas, Austin, TX, USA
Volume :
6
Issue :
5
fYear :
1987
fDate :
9/1/1987 12:00:00 AM
Firstpage :
848
Lastpage :
862
Abstract :
This paper presents the technique of concurrent hierarchical fault simulation, a performance model, and two hierarchical optimization techniques to enhance fault simulator performance. The mechanisms for these enhancements are demonstrated with a performance model and are validated experimentally via CHIEFS, the Concurrent Hierarchical and Extensible Fault Simulator, and WRAP, an offline hierarchy compressor. Hieararchy-based fault partitioning and circuit reconfiguration are shown to improve simulator performance to O(n log n) under appropriate conditions. A decoupled fault modeling technique permits further performance improvements via a bottom-up hierarchy compression technique where macros of primitives are converted to single primitives. When combined, these techniques have produced a factor of 180 speedup on a mantissa multiplier. The performance model indicates that the speedup should increase with circuit size.
Keywords :
Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Electrical fault detection; Fault detection; Integrated circuit measurements; Jacobian matrices; Physics computing; Predictive models;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270328
Filename :
1270328
Link To Document :
بازگشت