DocumentCode :
915757
Title :
High-speed completion detection for current sensing on-chip interconnects
Author :
Nigussie, E. ; Plosila, J. ; Isoaho, J.
Author_Institution :
Dept. of Inf. Technol., Univ. of Turku, Turun Yliopisto
Volume :
45
Issue :
11
fYear :
2009
Firstpage :
547
Lastpage :
548
Abstract :
A novel completion detection technique for delay insensitive current sensing on-chip interconnects is presented. The scheme is based on sensing currents on the data wires and comparing the sum of these currents to an appropriately set reference. The goal is to solve the performance bottleneck caused by conventional voltage-mode detection methods. With the channel width of 64 bits, the proposed method is 4.65 times faster and takes 36% less area than the voltage-mode scheme. Furthermore, its speed does not degrade when increasing the channel bit width. It is implemented in a 65%nm CMOS technology.
Keywords :
CMOS integrated circuits; electric current measurement; high-speed techniques; integrated circuit interconnections; CMOS technology; data wires; delay insensitive current sensing; high-speed completion detection; on-chip interconnect; size 65 nm;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2009.0403
Filename :
4976872
Link To Document :
بازگشت