Title :
FABSYN: floorplan-aware bus architecture synthesis
Author :
Pasricha, Sudeep ; Dutt, Nikil D. ; Bozorgzadeh, Elaheh ; Ben-Romdhane, Mohamed
Author_Institution :
Sch. of Inf. & Comput. Sci., California Univ., Irvine, CA, USA
fDate :
3/1/2006 12:00:00 AM
Abstract :
As system-on-chip (SoC) designs become more complex, it is becoming harder to design communication architectures to handle the ever increasing volumes of inter-component communication. Manual traversal of the vast communication design space to synthesize a communication architecture that meets performance requirements becomes infeasible. In this paper, we address this problem by proposing an automated approach for floorplan-aware bus architecture synthesis (FABSYN) to synthesize cost-effective, bus-based communication architectures that satisfy the performance constraints in a design. Our synthesis approach incorporates a high-level floorplanning and wire delay estimation engine to evaluate the feasibility of the synthesized bus architecture and detect bus cycle time violations early in the design How, at the system level. We present case studies of network communication SoC subsystems for which we synthesized bus architectures, detected and eliminated timing violations, and generated core placements in a matter of hours instead of several days for a manual effort.
Keywords :
high level synthesis; integrated circuit interconnections; integrated circuit layout; system-on-chip; FABSYN; bus-based communication; communication architecture; floorplan-aware bus architecture synthesis; high-level floorplanning; intercomponent communication; network communication; on-chip communication; system-on-chip designs; timing violations; wire delay estimation; Clocks; Communication standards; Delay estimation; Engines; Network synthesis; Space exploration; System-on-a-chip; Timing; Topology; Wire; Bus architecture synthesis; high level floorplanning; on-chip communication architecture; system-on-chip (SoC);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2006.871763