DocumentCode :
916174
Title :
A 0.7-2-GHz self-calibrated multiphase delay-locked loop
Author :
Chang, Hsiang-Hui ; Chang, Jung-Yu ; Kuo, Chun-Yi ; Liu, Shen-Iuan
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
41
Issue :
5
fYear :
2006
fDate :
5/1/2006 12:00:00 AM
Firstpage :
1051
Lastpage :
1061
Abstract :
A 0.7-2-GHz precise multiphase delay-locked loop (DLL) using a digital calibration circuit is presented. Incorporating with the proposed digital calibration circuit, the mismatch-induced timing error among multiphase clocks in the proposed DLL can be self-calibrated. When the calibration procedure is finished, the digital calibration circuit can be turned off automatically to save power dissipations and reduce noise generations. A start controlled circuit is proposed to enlarge the operating frequency range of the DLL. Both the start-controlled circuit and the calibration circuit require an external reset signal to ensure the correctness of the calibration after temperature,operating frequency, and power supply voltage are settled. This DLL with the digital calibration circuit has been fabricated in a 0.18-μm CMOS process. The measured results show the DLL exhibits a lock range of 0.7-2 GHz while the peak-to-peak jitter and rms jitter is 18.9ps and 2.5 ps at 2 GHz, respectively. When the calibration procedure is completed and the DLL operates at 1 GHz, the maximum mismatch-induced timing error among multiphase clocks is reduced from 20.4 ps (7.34 degree) to 3.5 ps (1.26 degree).
Keywords :
CMOS digital integrated circuits; UHF integrated circuits; calibration; delay lock loops; errors; phase detectors; 0.18 micron; 0.7 to 2.0 GHz; CMOS process; digital calibration circuit; external reset signal; multiphase clocks; multiphase delay-locked loop; self calibration; start-controlled circuit; Calibration; Circuit noise; Clocks; Delay; Frequency; Jitter; Noise generators; Noise reduction; Power dissipation; Timing; Delay-locked loop (DLL); calibration; multiphase;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2006.874036
Filename :
1624394
Link To Document :
بازگشت