Title :
A single-chip tri-band (2100, 1900, 850/800 MHz) WCDMA/HSDPA cellular transceiver
Author :
Kaczman, Daniel L. ; Shah, Manish ; Godambe, Nihal ; Alam, Mohammed ; Guimaraes, Homero ; Han, Lu M. ; Rachedine, Mohammed ; Cashen, David L. ; Getka, William E. ; Dozier, Charles ; Shepherd, Wayne P. ; Couglar, Karl
Author_Institution :
Freescale Semicond., Lake Zurich, IL, USA
fDate :
5/1/2006 12:00:00 AM
Abstract :
This paper describes the design and performance of the first tri-band (2100, 1900, 800/850 MHz) single-chip 3G cellular transceiver IC for worldwide use. The transceiver has been designed to meet all narrowband blocker, newly proposed Adjacent Channel II, and Category 10 HSDPA (High Speed Downlink Packet Access) requirements. The design is part of a reconfigurable reference platform for multi-band, multi-mode (GSM/EDGE + WCDMA) radios. The zero-IF receiver is comprised of a novel multi-band quadrature mixer, seventh-order baseband filtering, and a novel DC offset correction scheme, which exhibits no settling time or peak switching transients after gain steps. The receiver lineup is designed to optimize HSDPA throughput and minimize sensitivity to analog baseband filter bandwidth variations. The direct-launch transmitter is made up of a third-order baseband filter, an I/Q modulator with variable gain, an integrated transformer, an RF variable gain amplifier, and a power amplifier driver. At +9.5-dBm output power, the transmitter achieves an error vector magnitude (EVM) of 4%. Fractional-N synthesizers achieve fast lock times of 50 μs (150 μs) within 20 ppm (0.1 ppm). Automatically calibrated, integrated VCOs achieve a 1.6-GHz tuning range to facilitate coverage over all six 3GPP frequency bands. The IC draws 34 mA in receive (18-mA receiver plus 16-mA fractional-N PLL/VCO) and 50 to 62 mA in transmit (-76 dBm to +9.5 dBm), including PLL/VCO, using a 2.775-V supply voltage. The RF transceiver is integrated with the baseband signal processing and associated passives in a 165-pad package, resulting in the first tri-band 3G radio transceiver with a digital interface which requires no external components.
Keywords :
3G mobile communication; UHF integrated circuits; cellular radio; code division multiple access; frequency synthesizers; high-speed integrated circuits; transceivers; voltage-controlled oscillators; 1.9 GHz; 150 mus; 16 mA; 18 mA; 2.1 GHz; 2.7775 V; 34 mA; 50 mus; 50 to 62 mA; 800 MHz; 850 MHz; DC offset correction scheme; HSDPA cellular transceiver; I-Q modulator; RF variable gain amplifier; WCDMA cellular transceiver; adjacent channel II; analog baseband filter; category 10 HSDPA; direct-launch transmitter; high speed downlink packet access; integrated VCO; multi-band multi-mode radios; multi-band quadrature mixer; narrowband blocker; power amplifier driver; seventh-order baseband filtering; single-chip tri-band cellular transceiver; third-order baseband filter; tri-band 3G radio transceiver; zero-IF receiver; Baseband; Filters; Gain; Multiaccess communication; Phase locked loops; Power amplifiers; Radio frequency; Radio transmitters; Radiofrequency amplifiers; Transceivers; 3G; Carrier leakage; DCOC; EDGE; EVM; HSDPA; UMTS; WCDMA; digital interface; direct conversion; direct launch; fractional-N; multi-band; multi-mode; transceiver;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.872743