Title :
Dynamically Reconfigurable Silicon Array of Spiking Neurons With Conductance-Based Synapses
Author :
Vogelstein, R. Jacob ; Mallik, Udayan ; Vogelstein, Joshua T. ; Cauwenberghs, Gert
Author_Institution :
Dept. of Biomed. Eng., Johns Hopkins Univ., Baltimore, MD
Abstract :
A mixed-signal very large scale integration (VLSI) chip for large scale emulation of spiking neural networks is presented. The chip contains 2400 silicon neurons with fully programmable and reconfigurable synaptic connectivity. Each neuron implements a discrete-time model of a single-compartment cell. The model allows for analog membrane dynamics and an arbitrary number of synaptic connections, each with tunable conductance and reversal potential. The array of silicon neurons functions as an address-event (AE) transceiver, with incoming and outgoing spikes communicated over an asynchronous event-driven digital bus. Address encoding and conflict resolution of spiking events are implemented via a randomized arbitration scheme that ensures balanced servicing of event requests across the array. Routing of events is implemented externally using dynamically programmable random-access memory that stores a postsynaptic address, the conductance, and the reversal potential of each synaptic connection. Here, we describe the silicon neuron circuits, present experimental data characterizing the 3 mm times 3 mm chip fabricated in 0.5-mum complementary metal-oxide-semiconductor (CMOS) technology, and demonstrate its utility by configuring the hardware to emulate a model of attractor dynamics and waves of neural activity during sleep in rat hippocampus
Keywords :
CMOS integrated circuits; VLSI; discrete time systems; mixed analogue-digital integrated circuits; neural chips; CMOS; analog membrane dynamics; complementary metal-oxide-semiconductor; conductance-based synapses; discrete-time model; dynamically reconfigurable silicon array; mixed-signal very large scale integration; programmable random-access memory; spiking neural networks; Biomembranes; CMOS technology; Emulation; Large scale integration; Neural networks; Neurons; Silicon; Transceivers; Tunable circuits and devices; Very large scale integration; Address–event representation (AER); dynamically reconfigurable network; membrane conductance; mixed-signal very large scale integration (VLSI); neural emulator; neurotransmitter quantal release; switched capacitor; Action Potentials; Biomimetics; Computer Simulation; Computer-Aided Design; Electric Conductivity; Electronics; Equipment Design; Equipment Failure Analysis; Models, Neurological; Nerve Net; Neural Networks (Computer); Neurons; Silicon; Synaptic Transmission;
Journal_Title :
Neural Networks, IEEE Transactions on
DOI :
10.1109/TNN.2006.883007