DocumentCode :
917436
Title :
Combining synchronous and asynchronous timing schemes for high-performance systems
Author :
Cheng, Tonglei
Volume :
24
Issue :
5
fYear :
2007
Firstpage :
412
Lastpage :
412
Abstract :
Globally asynchronous, locally synchronous (GALS) design is emerging as the architecture of choice for certain applications. In a GALS system, the circuitry in each timing domain is locally synchronized, and different clock domains are glued together according to asynchronous communication schemes. This issue of IEEE Design & Test introduces some basic design and validation issues of the GALS architecture. The editorial from the guest editors outlines the scope of this special theme. In addition to the special theme, this issue also includes a special section highlighting the International Test Conference (ITC). Finally, there is a short report of highlights from the 2007 Design Automation Conference held earlier this year.
Keywords :
Asynchronous communication; Circuit testing; Clocks; Debugging; Engines; Protocols; Synchronization; Taxonomy; Timing; Token networks; DAC; ITC; asynchronous; high-performance systems; synchronous;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2007.158
Filename :
4338457
Link To Document :
بازگشت