DocumentCode :
919551
Title :
Effect of SIIS on work function of self-aligned PtSi FUSI metal-gated capacitors
Author :
Van Dal, Mark J H ; Pourtois, Geoffrey ; Cunniffe, John ; Veloso, Anabela ; Lauwers, Anne ; Maex, Karen ; Kittl, Jorge A.
Author_Institution :
Philips Res. Leuven, Belgium
Volume :
53
Issue :
5
fYear :
2006
fDate :
5/1/2006 12:00:00 AM
Firstpage :
1180
Lastpage :
1185
Abstract :
A novel self-aligned fully silicided (FUSI) gate process for the integration of platinum monosilicide (PtSi) as a metal gate for pMOS applications is presented. It is shown that during Pt silicidation at elevated temperatures in oxygen ambient, a thin continuous SiO2 film grows along the Pt-silicide outer surface that effectively protects the FUSI structures during the selective metal wet etch. PtSi FUSI MOS capacitors were fabricated with the new process and electrically characterized. The PtSi work function Φm was extracted as 4.90 ± 0.02 eV on SiO2 and 4.83 ± 0.05 eV on HfSiO gate dielectric. The Φm difference is attributed to a Fermi-level pinning at the gate/HfSiO dielectric interface. The effect of implanted dopants prior to the FUSI process on the PtSi Φm on SiO2 gate dielectric is also addressed. Dopants investigated (As, P, and Sb) resulted in a work function reduction with respect to undoped PtSi, with the largest work function shift ΔΦm obtained for Sb. The correlation between ΔΦm and SIIS at the PtSi/dielectric interface is discussed in terms of first-principle simulations, taking into consideration impurity atom size and the change in surface dipole in a PtSi/impurity/vacuum system.
Keywords :
Fermi level; MOS capacitors; dielectric materials; etching; hafnium compounds; ion implantation; platinum; silicon compounds; FUSI MOS capacitors; FUSI gate process; FUSI metal-gated capacitors; Fermi-level pinning; HfSiO; PtSi; SiO2; fully silicided gate process; gate dielectrics; pMOS applications; platinum monosilicide; self-aligned metal-gated capacitors; silicidation process; silicidation-induced impurity segregation; Conductivity; Dielectrics; Etching; Impurities; MOS capacitors; Platinum; Silicidation; Silicides; Temperature; Thermal stability; First-principle simulations; fully silicidation (FUSI); metal gate; platinum monosilicide (PtSi); silicidation-induced impurity segregation (SIIS); work function;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2006.872360
Filename :
1624700
Link To Document :
بازگشت