DocumentCode :
920255
Title :
Completely iterative, pipelined multiplier array suitable for VLSI
Author :
McCanny, J.V. ; McWhirter, J.G.
Author_Institution :
Royal Signals and Radar Establishment, Malvern, UK
Volume :
129
Issue :
2
fYear :
1982
fDate :
4/1/1982 12:00:00 AM
Firstpage :
40
Lastpage :
46
Abstract :
A pipelined array multiplier which has been derived by applying `systolic array¿ principles at the bit level is described. Initially, attention is focused on a circuit which is used to multiply streams of parallel unsigned data. We then give details of an algorithm which demonstrates that, with only a simple modification to the basic cell, the same array can cope with two´s complement numbers. The resulting structure has a number of features which make it extremely attractive to LSI and VLSI. These include regularity and modularity.
Keywords :
digital arithmetic; digital integrated circuits; large scale integration; multiplying circuits; pipeline processing; LSI; VLSI; algorithm; iterative arrays; parallel unsigned data; pipelined array multiplier; systolic array principles; two´s complement numbers;
fLanguage :
English
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0143-7089
Type :
jour
DOI :
10.1049/ip-g-1:19820008
Filename :
4645220
Link To Document :
بازگشت