DocumentCode :
920958
Title :
Fault-tolerant designs for 256 Mb DRAM
Author :
Kirihata, Toshiaki ; Watanabe, Yohji ; Wong, Hing ; DeBrosse, John K. ; Yoshida, Munehiro ; Kato, Daisuke ; Fujii, Shuso ; Wordeman, Matthew R. ; Poechmueller, Peter ; Parke, Stephan A. ; Asao, Yoshiaki
Author_Institution :
IBM Semicond. Res. & Dev. Centre, Hopewell Junction, NY, USA
Volume :
31
Issue :
4
fYear :
1996
fDate :
4/1/1996 12:00:00 AM
Firstpage :
558
Lastpage :
566
Abstract :
This paper describes fault-tolerant designs, which have been used to boost the yield of a 286 mm2 256 Mb DRAM with x32 both-ends DQ. The 256 Mb DRAM consists of sixteen 16 Mb units, each containing one 128 Kb row redundancy block. This row redundancy block architecture allows flexible row redundancy replacement, where random faults, clustered faults, and grouped faults can be efficiently repaired. Flexible column redundancy replacement with interchangeable master DQ´s (MDQ) is used to allow a 256 b data compression without causing a data conflict, while improving the column access speed by 2 ns. A depletion NMOS bitline-precharge-current-limiter suppresses the current flow which occurs as a result of a wordline-bitline short-circuit to only 15 μA per cross fail, avoiding a standby current fail. Consequently, the hardware results show a significant yield enhancement of 16 times relative to the intra-block/segment replacement. Detailed simulation results show that this 256 Mb DRAM allows 275 random faults to be repaired with 5.5% silicon area overhead for 80% chip yield
Keywords :
CMOS memory circuits; DRAM chips; data compression; fault tolerant computing; integrated circuit reliability; redundancy; 256 Mbit; CMOS IC; DRAM; bitline-precharge-current-limiter; clustered faults; data compression; depletion NMOS limiter; dynamic RAM; fault-tolerant designs; grouped faults; random faults; row redundancy block architecture; wordline-bitline short-circuit; yield enhancement; Circuit faults; Computational modeling; Costs; Data compression; Fault tolerance; Hardware; MOS devices; Random access memory; Redundancy; Research and development; Silicon;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.499733
Filename :
499733
Link To Document :
بازگشت