DocumentCode :
921341
Title :
Interfacing slave designs to FASTBUS: practical experience
Author :
Downing, R.W. ; Hoeflich, J.J. ; Simaitis, V.J. ; Pregernig, L.F.
Author_Institution :
Illinois Univ., Urbana, IL, USA
Volume :
35
Issue :
1
fYear :
1988
Firstpage :
288
Lastpage :
291
Abstract :
The authors have designed a number of FASTBUS slave modules, using a standard interface circuit and standard design-verification tools based on computer-aided-engineering (CAE) techniques. They describe the standard interface and the design and verification methodology. The interface logic for FASTBUS slaves is divided into three blocks: the slave control logic, slave address/data logic, and slave support logic. The control logic is a hybrid chip that handles the protocol portion of the interface. The slave address/data logic includes the functions performed by the address/data interface chip and additional data-path related components, i.e. registers, buffers, and level shifters. The support logic is additional logic necessary to glue the other blocks and application logic together.<>
Keywords :
computer interfaces; physics computing; FASTBUS slave modules; address/data interface chip; buffers; computer-aided-engineering; control logic; design; interface logic; level shifters; registers; slave address/data logic; slave control logic; slave support logic; standard interface; support logic; verification methodology; Application software; Circuits; Computer aided engineering; Costs; Fastbus; Latches; Logic design; Protocols; Registers; Very large scale integration;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.12726
Filename :
12726
Link To Document :
بازگشت