DocumentCode :
921910
Title :
Dynamically reconfigurable vector-slice processor
Author :
Greenshields Ian, R.
Author_Institution :
University of Connecticut, Department of Electrical Engineering & Computer Science, Storrs, USA
Volume :
129
Issue :
5
fYear :
1982
fDate :
9/1/1982 12:00:00 AM
Firstpage :
207
Lastpage :
215
Abstract :
The paper is an exposition of some of the design principles involved in the development of a dynamically reconfigurable vector-slice processor. Implementable in terms of commercially available VLSI components, the reconfigurable processor is designed to meet the requirements of the numerical user who can avail himself of a tradeoff between parallel activity and numerical accuracy. To this end, the processing heart of the system can be dynamically altered by the user to enter one of a number of predefined configuration states, each one of which represents an altered level of parallelism balanced against the width of each parallel subprocessor in the configuration. The paper describes, in some detail, the structure of the processor in terms of both its control and data paths.
Keywords :
parallel processing; control paths; data paths; dynamically reconfigurable; parallelism; reconfigurable processor; vector-slice processor;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1982.0039
Filename :
4645392
Link To Document :
بازگشت