DocumentCode :
921965
Title :
A semi-custom protocol control logic device for FASTBUS
Author :
Skegg, Robert ; Daviel, Andrew
Author_Institution :
TRIUMF, Vancouver, BC, Canada
Volume :
35
Issue :
1
fYear :
1988
Firstpage :
306
Lastpage :
310
Abstract :
A gate-array device called the protocol control logic (PCL) is presented that greatly simplifies the construction of a FASTBUS slave interface. This device connects to the segment timing and control signals and together with address/data interface chips produces a simple set of signals for the user. The entire FASTBUS protocol is accommodated. Great flexibility of response is provided by many control inputs to the PCL. These allow the suppression of features that may not be desired in a particular implementation or the generation of special responses. The PCL produces several status signals to aid the user in detecting conditions of interest.<>
Keywords :
cellular arrays; computer interfaces; protocols; FASTBUS protocol; FASTBUS slave interface; control signals; gate-array device; protocol control logic; segment timing; Broadcasting; Decoding; Fastbus; Integrated circuit interconnections; Logic arrays; Logic devices; Master-slave; Protocols; Registers; Timing;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.12731
Filename :
12731
Link To Document :
بازگشت