Title :
Digital clock phase shifter without a phase locked loop
Author_Institution :
British Telecommun. Dev. & Procurement, Martlesham, Ipswich, UK
fDate :
4/1/1993 12:00:00 AM
Abstract :
A digitally controlled clock phase shifter is described that avoids the use of conventional phase locked loops (PLLs) with their attendant stability problems. The hardware is suitable for implementation as part of an integrated circuit. Two implementations are discussed, one of which has low power consumption and is suitable for clocks of moderate speed and the second of which is suitable at higher frequencies. Simulation shows that the circuit is practically insensitive to component and timing tolerances. A prototype of the moderate speed version has been tested and has shown results comparable to simulation results
Keywords :
clocks; phase shifters; digitally controlled clock phase shifter; moderate speed version; power consumption; Circuit simulation; Circuit stability; Clocks; Digital control; Energy consumption; Frequency; Hardware; Phase locked loops; Phase shifters; Timing;
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on