• DocumentCode
    925490
  • Title

    Reduced delay sensitivity to process induced variability in current sensing interconnects

  • Author

    Bashirullah, R.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Florida, Gainesville, FL, USA
  • Volume
    42
  • Issue
    9
  • fYear
    2006
  • fDate
    4/27/2006 12:00:00 AM
  • Firstpage
    531
  • Lastpage
    532
  • Abstract
    The effect of process induced variability in long global on-chip interconnects caused by critical dimension control and intrinsic fluctuation of transistor threshold voltage is analysed for current and voltage mode signalling. Projections in scaled CMOS technologies show that current sensing interconnects exhibit smaller mean delay and sensitivity to parameter fluctuations. The standard deviation of delay exhibits an increasing dependency on process variations at the low and high extremes of receiver to driver circuit resistance ratios. An experimental on-chip bus demonstrates the reduced delay variability in current sensing schemes.
  • Keywords
    CMOS integrated circuits; current-mode circuits; delays; driver circuits; integrated circuit interconnections; integrated circuit modelling; analytical delay model; critical dimension control; current mode signalling; current sensing interconnects; on-chip bus; on-chip interconnects; process induced variability; receiver to driver circuit resistance ratios; reduced delay sensitivity; reduced delay variability; scaled CMOS technologies; standard deviation; transistor threshold voltage; voltage mode signalling;
  • fLanguage
    English
  • Journal_Title
    Electronics Letters
  • Publisher
    iet
  • ISSN
    0013-5194
  • Type

    jour

  • DOI
    10.1049/el:20064368
  • Filename
    1628532