DocumentCode :
926665
Title :
Modular error detection for bit-serial multiplication
Author :
Brosnan, Thomas J. ; Strader, Noel R., II
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
37
Issue :
9
fYear :
1988
fDate :
9/1/1988 12:00:00 AM
Firstpage :
1043
Lastpage :
1052
Abstract :
Special-purpose architectures have been proposed to provide high processing rates for signal processing applications. These architectures use highly concurrent structures on VLSI circuits to achieve billions of multiply/add operations per second. Both serial-parallel and fully bit-serial multiplier elements have been proposed for highly concurrent signal processing arrays. Error detection can be accomplished by applying arithmetic codes to the multiplier hardware in different ways. Here, low-cost residue codes are applied to three different error detection architectures for both serial-parallel and fully bit-serial processing elements. The error performance of these different implementations is studied through computer simulation. The cost of using these codes in terms of silicon area and circuit complexity is also investigated
Keywords :
VLSI; error detection codes; multiplying circuits; VLSI circuits; arithmetic codes; bit-serial multiplication; computer simulation; error detection; multiplier elements; residue; serial-parallel; signal processing arrays; Arithmetic; Array signal processing; Circuits; Computer architecture; Computer errors; Computer simulation; Costs; Hardware; Silicon; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.2255
Filename :
2255
Link To Document :
بازگشت