DocumentCode :
927242
Title :
Modelling economics of DFT and DFY: a profit perspective
Author :
Lu, S.-K. ; Lee, C.-Y.
Author_Institution :
Dept. of Electron. Eng., Fu Jen Catholic Univ., Taipei, Taiwan
Volume :
151
Issue :
2
fYear :
2004
fDate :
3/19/2004 12:00:00 AM
Firstpage :
119
Lastpage :
126
Abstract :
Because of the rapid increase in the complexity of VLSI circuits, a yield of 100% is virtually impossible. The problem rises intuitively: how can design for testability (DFT) and design for yield (DFY) be combined so as to save money? This question must be dealt with today for SOC designs at an early stage of the design cycle. To address this problem, a profit-evaluation system (PES) for IC designers is proposed from the business perspective. This system will help designers to determine the yield and test plan when a specified quality level is given. The type of circuit fabric and raw manufacturing data (i.e., wafer size, wafer cost, defect density and distribution) are given for the system. The outputs of the system are the values of yield and fault coverage that generate the maximum profit. Different yield models and cost models are selectable by the user. Experimental results show that the system can find the optimal yield and test plan for generating the maximum profit.
Keywords :
VLSI; circuit complexity; cost-benefit analysis; design for testability; fault tolerance; integrated circuit design; integrated circuit economics; integrated circuit yield; system-on-chip; DFT; DFY; SOC design; VLSI circuit complexity; cost model; design for testability; design for yield; fault coverage; integrated circuit economics; profit-evaluation system; system-on chip; test plan;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20040039
Filename :
1274028
Link To Document :
بازگشت