DocumentCode :
927675
Title :
The optimization of on-wafer shield-based test fixture layout
Author :
Kaija, Tero ; Heino, Pekka
Author_Institution :
Inst. of Electron., Tampere Univ., Finland
Volume :
54
Issue :
5
fYear :
2006
fDate :
5/1/2006 12:00:00 AM
Firstpage :
1975
Lastpage :
1982
Abstract :
The effect of layout design on shield-based test fixture parasitic components is studied in this paper. As a result, guidelines for shield-based test fixture layout design are given. The novel test fixture layout details studied in this paper are a slotted ground plane with different slot orientation, the use of ground-bar extensions in a ground-shielded test fixture, and the upgrade of a ground-shielded test fixture to a fully shielded structure with a common ground. It was found that a slotted ground plane does not increase the ground lead impedance significantly. Thus, successful ground-shielded test fixture processing can be ensured by obeying process stress release design rules. Furthermore, the additional ground bar extensions had a negligible effect on reducing the ground-shielded test fixture ground lead impedance. However, upgrading the ground-shielded test fixture structure to fully shielded reduced the ground lead impedance. Therefore, fully shielded test fixtures are proposed for use with two-port cascade-based deembedding methods, which commonly are incapable of taking into account ground lead parasitic components.
Keywords :
circuit optimisation; integrated circuit layout; integrated circuit testing; process design; radiofrequency integrated circuits; cascade-based deembedding methods; fully shielded test fixtures; ground lead impedance; ground-bar extensions; ground-shielded test fixture; process stress release design rules; shield-based test fixture layout; slot orientation; slotted ground plane; Circuit testing; Fixtures; Guidelines; Impedance; Integrated circuit measurements; Probes; Radio frequency; Semiconductor device measurement; Semiconductor device modeling; Stress; Microwave measurements; RF CMOS; modeling; semiconductor device measurements;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2006.872806
Filename :
1629039
Link To Document :
بازگشت