DocumentCode :
928667
Title :
Multilevel symmetry-constraint generation for retargeting large analog layouts
Author :
Bhattacharya, Sambuddha ; Jangkrajarng, Nuttorn ; Shi, C. -J Richard
Author_Institution :
Dept. of Electr. Eng., Univ. of Washington, Seattle, WA
Volume :
25
Issue :
6
fYear :
2006
fDate :
6/1/2006 12:00:00 AM
Firstpage :
945
Lastpage :
960
Abstract :
The strong impact of layout intricacies on analog-circuit performance poses great challenges to analog layout automation. Recently, template-based methods have been shown to be effective in reuse-centric layout automation for CMOS analog blocks such as operational amplifiers. The layout-retargeting method first creates a template by extracting a set of constraints from an existing layout representation. From this template, new layouts are then generated corresponding to new technology processes and new device specifications. For large analog layouts, however, this method results in an unmanageable template due to a tremendous increase in the number of constraints, especially those emerging from layout symmetries. In this paper, we present a new method of multilevel symmetry-constraint generation by utilizing the inherent circuit structure and hierarchy information from the extracted netlist. The method has been implemented in a layout-retargeting system called Intellectual Property Reuse-based Analog IC Layout (IPRAIL) and demonstrated 18 times reduction in the number of symmetry constraints required for retargeting an analog-to-digital converter layout. This enables our retargeting engine to successfully handle the complexities associated with large analog layouts. While manual relayout is known to take weeks, our layout-retargeting tool generates the target layout in hours and achieves comparable electrical performance
Keywords :
CMOS analogue integrated circuits; integrated circuit layout; CMOS analog blocks; analog integrated circuit; analog layout automation; analog-circuit performance; analog-to-digital converter layout; intellectual property reuse-based analog ic layout; layout symmetries; layout-retargeting method; multilevel symmetry-constraint generation; reuse-centric layout automation; template-based methods; Analog integrated circuits; Analog-digital conversion; Automation; CMOS technology; Data mining; Engines; Integrated circuit layout; Intellectual property; Operational amplifiers; Relays; Analog integrated circuit (IC); IC layout; device matching; layout automation;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.855982
Filename :
1629132
Link To Document :
بازگشت