Title :
Numerical analysis on compliance and electrical behavior of multi-copper-column flip-chip interconnects for wafer-level packaging
Author :
Liao, E.B. ; Tay, Andrew A O ; Ang, Simon S. ; Feng, H.H. ; Nagarajan, Radhakrishnan ; Kripesh, V.
Author_Institution :
Nano/Microsyst. Integration Lab., Nat. Univ. of Singapore, Singapore
fDate :
5/1/2006 12:00:00 AM
Abstract :
This paper presents modeling and simulation results of a modified copper-column-based flip-chip interconnect with ultrafine pitch for wafer-level packaging, and the process and prototyping procedure are described as well. This interconnect consists of multiple copper columns which are electrically in parallel and supporting a solder bump. A simple analytical model has been developed for correlation between the interconnect geometry and the thermal fatigue life. In comparison to the conventional single-copper-column (SCC) interconnects, numerical analysis reveals that the multi-copper-column (MCC) interconnect features enhanced compliances and, hence, higher thermomechanical reliability, while the associated electrical parasitics (R, L, and C) at dc and moderate frequencies are still kept low. Parametric studies reveal the effects of geometric parameters of MCC interconnects on both compliances and electrical parasitics, which in turn facilitate design optimization for best performance. By using coplanar waveguides (CPWs) as feed lines on both chip and package substrate, a high-frequency (up to 40 GHz) S-parameter analysis is conducted to investigate the transmission characteristics of the MCC interconnects within various scenarios which combines various interconnect pitches and common chip and package substrates. An equivalent lumped circuit model is proposed and the circuit parameters (R, L, C, and G) are obtained throughout a broad frequency range. Good agreement is achieved for the transmission characteristics between the equivalent lumped circuit model and direct simulation results.
Keywords :
S-parameters; coplanar waveguides; copper; equivalent circuits; fatigue; fine-pitch technology; flip-chip devices; integrated circuit interconnections; integrated circuit packaging; CPW; Cu; S-parameter analysis; coplanar waveguides; design optimization; electrical parasitics; equivalent lumped circuit model; feed lines; flip-chip interconnects; interconnect geometry; multi-copper-column interconnect; multiple copper columns; single-copper-column interconnects; solder bump; thermal fatigue life; thermomechanical reliability; ultrafine pitch; wafer-level packaging; Analytical models; Copper; Frequency; Geometry; Integrated circuit interconnections; Numerical analysis; Packaging; Semiconductor device modeling; Virtual prototyping; Wafer scale integration; Compliance; electrical parasitic; flip-chip; multi-copper-column interconnect; wafer-level packaging;
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2005.853556