DocumentCode :
929718
Title :
Design and evaluation of the event-driven computer
Author :
Wong, F.S. ; Ito, M.R.
Author_Institution :
University of British Columbia, Department of Electrical Engineering, Vancouver, Canada
Volume :
131
Issue :
6
fYear :
1984
fDate :
11/1/1984 12:00:00 AM
Firstpage :
209
Lastpage :
222
Abstract :
This paper describes a new design methodology for a class of next-generation computers. Our proposal, the event-driven computer (EDC), is primarily a data-driven heterogeneous system which is supplemented with control-driven activities; such a combined approach is aimed at extracting the advantages of both the `pure¿ data-driven and control-driven systems while alleviating their shortcomings. Compared to other similar designs EDC has the advantages of a better resource utilisation, array processing capabilities and a higher speed range. The hardware architecture, language features and performance evaluation are discussed. A recently developed loop-structured interconnection network is modified for this application; with a configuration of 64 loops, it can connect up to approximately 400 processors, and hence an execution speed of more than 1000 MOPS can be obtained.
Keywords :
computer architecture; high level languages; parallel processing; performance evaluation; 1000 MOPS; 400 processors; array processing; control-driven activities; data-driven heterogeneous system; design methodology; event-driven computer; hardware architecture; language features; loop-structured interconnection network; next-generation computers; performance evaluation; resource utilisation;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e:19840040
Filename :
4646203
Link To Document :
بازگشت