Title :
Design and anaylsis of a 2.5-Gbps optical receiver analog front-end in a 0.35-μm digital CMOS technology
Author :
Chen, Wei-Zen ; Lu, Chao-Hsin
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao-Tung Univ., Hsin-Chu, Taiwan
fDate :
5/1/2006 12:00:00 AM
Abstract :
This paper presents the design of an optical receiver analog front-end circuit capable of operating at 2.5 Gbit/s. Fabricated in a low-cost 0.35-μm digital CMOS process, this integrated circuit integrates both transimpedance amplifier and post limiting amplifier on a single chip. In order to facilitate high-speed operations in a low-cost CMOS technology, the receiver front-end has been designed utilizing several enhanced bandwidth techniques, including inductive peaking and current injection. Moreover, a power optimization methodology for a multistage wide band amplifier has been proposed. The measured input-referred noise of the optical receiver is about 0.8 μArms. The input sensitivity of the receiver front-end is 16 μA for 2.5-Gbps operation with bit-error rate less than 10-12, and the output swing is about 250 mV (single-ended). The front-end circuit drains a total current of 33 mA from a 3-V supply. Chip size is 1650 μm×1500 μm.
Keywords :
CMOS digital integrated circuits; optical receivers; wideband amplifiers; 0.35 micron; 16 muA; 2.5 Gbit/s; 3 V; 33 mA; active inductor; analog front-end; current injection; digital CMOS technology; inductive peaking; multistage wide band amplifier; optical receiver; post limiting amplifier; power optimization methodology; transimpedance amplifier; Bandwidth; CMOS digital integrated circuits; CMOS integrated circuits; CMOS process; CMOS technology; Integrated circuit technology; Optical amplifiers; Optical design; Optical receivers; Optimization methods; Active inductor; limiting amplifier (LA); transimpedance amplifier (TIA);
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2005.862068