DocumentCode :
930647
Title :
Validation of a Full-Chip Simulation Model for Supply Noise and Delay Dependence on Average Voltage Drop With On-Chip Delay Measurement
Author :
Ogasahara, Yasuhiro ; Enami, Takashi ; Hashimoto, Masanori ; Sato, Takashi ; Onoye, Takao
Author_Institution :
Osaka Univ., Suita
Volume :
54
Issue :
10
fYear :
2007
Firstpage :
868
Lastpage :
872
Abstract :
Power integrity is a crucial design issue for nano-meter technologies because of decreased supply voltage and increased current. We focused on gate delay variation caused by power/ground noise, and developed a full-chip simulation current model with capacitance and a variable resistor to accurately model current dependency on voltage drop. Measurement results for 90-nm technology are well reproduced in simulation. The error of average supply voltage is 0.9% in average. Measurement results also demonstrate that gate delay depends on average voltage drop.
Keywords :
delays; electric potential; integrated circuit noise; nanoelectronics; power integrated circuits; resistors; average voltage drop; delay dependence; full-chip simulation model; model current dependency; on-chip delay measurement; power integrity; power-ground noise; supply noise; variable resistor; CMOS technology; Circuit noise; Computational modeling; Delay; Distortion measurement; Noise measurement; Semiconductor device measurement; Silicon; Timing; Voltage; Delay estimation; full-chip simulation; linear element model; power-supply noise; transistor model;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2007.901574
Filename :
4349235
Link To Document :
بازگشت