Title :
Minimizing Test Time in Arithmetic Test-Pattern Generators With Constrained Memory Resources
Author :
Manich, Salvador ; Garcia-Deiros, Lucas ; Figueras, Joan
Author_Institution :
Univ. Politecnica de Catalunya, Barcelona
Abstract :
Test-pattern generators (TPGs), based on arithmetic operations, are becoming cost-effective built-in self-test solutions for circuits with embedded processors. Similar to pseudorandom TPGs, arithmetic TPGs use reseeding to reach high levels of fault coverage (FC). In this paper, we propose a method of searching for an effective reseeding strategy, guaranteeing a specified FC level. The proposed methodology minimizes the total test time under the constraint of the total memory resource allocated to store the seeds. The minimization is performed by a binary search that speeds up the seed selection. Experiments with benchmark circuits have shown an average reduction of 43.47% in test time compared with the three previous methodologies.
Keywords :
automatic test pattern generation; built-in self test; embedded systems; microprocessor chips; system-on-chip; arithmetic logic unit; arithmetic operations; arithmetic test-pattern generators; binary search; built-in self-test solutions; constrained memory resources; effective reseeding strategy; embedded processors; fault coverage; pseudorandom test pattern generator; seed selection; system-on-chip; test time minimization; Arithmetic; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Fault detection; Hardware; Logic testing; System testing; Vectors; Arithmetic built-in self-test (BIST); arithmetic logic unit (ALU); datapath; embedded processor; system on chip; test-pattern generator (TPG);
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2007.906465