Title :
Multimemory block structure for implementing a digital adaptive filter using distributed arithmetic
Author :
Wei, C.-H. ; Lou, J.-J.
Author_Institution :
National Chiao Tung University, Department of Electronics Engineering, Institute of Electronics, Hsinchu, Republic of China
fDate :
2/1/1986 12:00:00 AM
Abstract :
A new structure of adaptive transversal filters with a large number of taps is described. It is based on the use of the distributed-arithmetic technique without any multiplier in the realisation of the filter function. In this structure, the N filter taps are divided into M blocks, each with R taps. These M blocks operate simultaneously and thus achieve a high-speed signal processing capability. This type of adaptive filter can easily be implemented by using microprocessor or transistor-transistor logic integrated circuits. A simplified hardware prototype module suitable for 8- and 16-point transversal adaptive filters, using microprocessor and simple peripheral interface circuitry, is presented. Results from this prototype demonstrate the basic feasibility of this structure for implementing digital adaptive filters with a large number of taps.
Keywords :
adaptive systems; digital arithmetic; digital filters; digital adaptive filter; distributed arithmetic; high-speed signal processing capability; microprocessor; peripheral interface circuitry; taps; transistor-transistor logic; transversal filters;
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
DOI :
10.1049/ip-g-1:19860003