DocumentCode :
937568
Title :
Hierarchical functional verification for cell-based design styles
Author :
Chen, L.G. ; Lee, J.Y. ; Wang, J.F.
Author_Institution :
National Cheng Kung University, Department of Electrical Engineering, Tainan, Republic of China
Volume :
134
Issue :
2
fYear :
1987
fDate :
4/1/1987 12:00:00 AM
Firstpage :
103
Lastpage :
110
Abstract :
Special-purpose verification tools have been proposed recently to solve cell-based layout verification problems. The paper proposes a hierarchical netlist extractor, an electric rule checker and a connectivity checker. These verification tools are developed especially for the structured and hierarchical artwork data. A new solution for schematic-to-layout netlist comparison is also developed. The major advantages of these tools are the redundant modular design pattern can be completely neglected, and the functional connectivity can be checked completely. A number of practical chips have been checked as examples. Experimental results have shown that this hierarchical functional verification can be used efficiently for VLSI layout.
Keywords :
VLSI; cellular arrays; circuit layout CAD; integrated circuit technology; logic CAD; CAD; IC design; VLSI layout; cell-based design styles; computer aided design; connectivity checker; electric rule checker; hierarchical netlist extractor; layout verification; logic arrays; structured artwork data; verification tools;
fLanguage :
English
Journal_Title :
Electronic Circuits and Systems, IEE Proceedings G
Publisher :
iet
ISSN :
0143-7089
Type :
jour
DOI :
10.1049/ip-g-1:19870014
Filename :
4647044
Link To Document :
بازگشت