DocumentCode :
938162
Title :
Reducing cache misses through cache line overlapping
Author :
Koo, S. ; Kim, S. ; Azougagh, D. ; Cho, Y. ; Maeng, S.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., KAIST, Daejeon, South Korea
Volume :
42
Issue :
10
fYear :
2006
fDate :
5/11/2006 12:00:00 AM
Firstpage :
569
Lastpage :
571
Abstract :
By studying the behaviour of general programmes, it was observed that over 50% of bytes in a data cache are zero-valued. To reduce this waste of zero-valued spaces in a data cache, an overlapped cache scheme, which allows one cache line entry to hold up to two cache lines, is proposed. Experimental results show that, for SPEC2000 benchmarks, the proposed design reduces cache misses by 29% on average over a conventional direct-mapped cache.
Keywords :
cache storage; OVLPC; SPEC2000 benchmarks; cache line overlapping; cache misses reduction; data cache; instruction cache; overlapped cache; zero-valued spaces;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20064195
Filename :
1633561
Link To Document :
بازگشت